dipcore32
Differences
This shows you the differences between two versions of the page.
Both sides previous revisionPrevious revisionNext revision | Previous revision | ||
dipcore32 [2018/08/30 13:33] – [Features] antichambre | dipcore32 [2018/09/03 23:44] (current) – removed antichambre | ||
---|---|---|---|
Line 1: | Line 1: | ||
- | ====== dipCore32 ====== | ||
- | {{ : | ||
- | **A reduced Core for your MIDIbox App, an STM32F405RG on a DIP40 board size.** | ||
- | \\ | ||
- | \\ | ||
- | |||
- | |||
- | ===== Features ===== | ||
- | * MIOS32 uses same processor family and drivers(no deep change). | ||
- | * Same internal hardware as Disco or wCore (speed, memory, peripherals, | ||
- | * Board pinout and package compatible with a MIOS8 PIC 8-) | ||
- | * USB connector onboard. | ||
- | * 5V power input and led. | ||
- | * 3.3V regulator and led on board. | ||
- | * 74HCT541 on board for the 5V output ports. | ||
- | * User and Reset buttons. | ||
- | * 2 user leds. | ||
- | * 8 extra pins for USB, buttons and leds. | ||
- | * Your favorite Core is now a current component easy to integrate. | ||
- | |||
- | All commons MIOS32 ports are available except: | ||
- | * General purpose J10x ports were removed. | ||
- | * LCD port was reduced to a serial one, no more pins J15.D0-D7 | ||
- | * 2 UART only(2 MIDI In/2Out). | ||
- | * 2 AIN channels only(e.g. pedal inputs) | ||
- | Check the [[dipboard32|dipBoard32]] for more details :-P | ||
- | \\ | ||
- | \\ | ||
- | |||
- | ---- | ||
- | |||
- | ===== PCB ===== | ||
- | <WRAP group> | ||
- | <WRAP column 50%> | ||
- | {{ : | ||
- | \\ | ||
- | {{ : | ||
- | </ | ||
- | <WRAP column 45%> | ||
- | 4 layers PCB design.\\ | ||
- | Fits 4 layer mostly common design rules. | ||
- | * min. drill 10mil | ||
- | * min. width 5mil | ||
- | </ | ||
- | </ | ||
- | \\ | ||
- | <WRAP column 50%> | ||
- | Top copper | ||
- | {{ : | ||
- | \\ | ||
- | Internal 1 | ||
- | {{ : | ||
- | \\ | ||
- | Internal 2 | ||
- | {{ : | ||
- | \\ | ||
- | Bottom | ||
- | {{ : | ||
- | </ | ||
- | |||
- | |||
- | |||
- | ---- | ||
- | |||
- | ===== Pinout ===== | ||
- | === First, was a chart. === | ||
- | This chart gives you the equivalence between the different pinout and functions.\\ | ||
- | <WRAP group> | ||
- | <WRAP column 80%> | ||
- | {{: | ||
- | </ | ||
- | <WRAP column> | ||
- | {{ : | ||
- | <wrap download> | ||
- | [[https:// | ||
- | </ | ||
- | </ | ||
- | </ | ||
- | \\ | ||
- | === The dipCore32 and the legacy MIOS32 ports. === | ||
- | <WRAP group> | ||
- | <WRAP column 90%> | ||
- | Check [[dipboard32|dipBoard32]] for more details about the connectors. | ||
- | {{: | ||
- | </ | ||
- | </ | ||
- | \\ | ||
- | |||
- | |||
- | ===== 407VG vs 405RG ===== | ||
- | |||
- | <WRAP group> | ||
- | <WRAP column 60%> | ||
- | === Legacy STM32F407 and 405 share the same characteristics. === | ||
- | {{: | ||
- | </ | ||
- | |||
- | <WRAP column 35%> | ||
- | The 405RG is a TQFP64, a 10x10mm package and only 64 pins.\\ | ||
- | \\ | ||
- | No Ethernet MAC and camera interface.\\ | ||
- | \\ | ||
- | </ | ||
- | </ | ||
- | [[https:// | ||
- | \\ | ||
- | \\ | ||
- | === In MIOS32 === | ||
- | We use the same peripheral drivers same family, some compilation defined conditions were added for the specific pinout and type, number of ports. | ||
- | <wrap round todo 7%> | ||
- | \\ | ||
- | \\ | ||
- | |||
- | |||
dipcore32.1535636004.txt.gz · Last modified: 2018/08/30 13:33 by antichambre